



# Small Form-factor Pluggable (SFP) Evaluation Board

V23818-S5-V2



# Figure 1 Evaluation Board

## Features

- Allows evaluation of both standard and Intelligent type Infineon SFP transceivers<sup>1)</sup>
- Allows separate as well as common powering of receiver and transmitter sections
- Power supply is filtered separately for Rx and Tx side
- Power supply and functions through SMA or banana plug connectors
- All inputs and outputs are AC coupled for easy connection to 50  $\Omega$  environment
- All high speed inputs are built with high performance SMA connectors
- Transmitter enable/disable via on-board switch

<sup>&</sup>lt;sup>1)</sup> For evaluation of Digital Diagnostic Monitoring functions use Evaluation Kit V23848-S5-V4.



#### Overview

### Overview

This evaluation board is designed to assist in the evaluation of optical transceivers for data rates from 100 MBd to up to 2.5 GBd. The evaluation board can be used to characterize the performance of these transceivers. All AC parameters (eye pattern, rise and fall times, jitter etc.) can be measured with this evaluation board.

This data sheet describes the structure of the evaluation board for its use with SFP transceivers. For additional information, refer to the transceiver data sheet itself.

#### Structure

The evaluation board is built as a 4-layer PCB (printed circuit board) with internal  $V_{CC}$  and  $V_{EE}$  planes which build a high performance capacitor for filtering the incoming  $V_{CC}$ .

The additional power supply filtering will simulate a filter that might be used in the application.

All high speed inputs and outputs are created as 50  $\Omega$  traces on the PCB.

This evaluation board should be used with a positive power supply ( $V_{\rm CC}$ ) in the range of 3.1 V to 3.5 V.



# Description

All inputs, outputs and parts are labeled on the board.

The following table defines the labels and describes each function in more detail.

# **Connector Description**

| Reference | Туре               | Label                                    | Level  | Description                                                            |
|-----------|--------------------|------------------------------------------|--------|------------------------------------------------------------------------|
| J1        | SMA                | RD+                                      | LVPECL | Receiver differential outputs <sup>1)</sup>                            |
| J2        | SMA                | RD-                                      | LVPECL | Receiver differential outputs <sup>1)</sup>                            |
| J3        | SMA                | TD+                                      | LVPECL | Transmitter differential inputs <sup>1)</sup>                          |
| J4        | SMA                | TD-                                      | LVPECL | Transmitter differential inputs <sup>1)</sup>                          |
| J5        | SMA                | V <sub>cc</sub> R                        | 3.3 V  | Apply $V_{CC}$ on signal conductor, GND on shield <sup>1) 2)</sup>     |
| J6        | SMA                | V <sub>CC</sub> T                        | 3.3 V  | Apply $V_{\rm CC}$ on signal conductor, GND on shield <sup>1) 2)</sup> |
| J7        | SMA                | LOS                                      | LVTTL  | Output. Loss of signal <sup>1)</sup>                                   |
| J8        | Banana<br>Jack     | V <sub>CC</sub> R                        | 3.3 V  | Apply $V_{CC}$ here,<br>GND at J12 <sup>1) 2)</sup>                    |
| J9        | Banana<br>Jack     | V <sub>cc</sub> T                        | 3.3 V  | Apply $V_{CC}$ here,<br>GND at J16 <sup>1) 2)</sup>                    |
| J10       | Banana<br>Jack     | TX FAULT                                 | LVTTL  | Transmitter fault indication <sup>1)</sup>                             |
| J11       | Banana<br>Jack     | LOS                                      | LVTTL  | Output.<br>Loss of signal <sup>1)</sup>                                |
| J12       | Banana<br>Jack     | GND                                      | 0 V    | Apply GND here, $V_{\rm CC}$ at J8 <sup>1) 2)</sup>                    |
| J13       | HBC                | n/a                                      | n/a    | Host board connector                                                   |
| J14       | SMA                | TX ENABLE /<br>TX DISABLE                | LVTTL  | Input.<br>Transmitter enable / disable <sup>1)</sup>                   |
| J15       | SMA                | TX FAULT                                 | LVTTL  | Output.<br>Transmitter Fault Indication <sup>1)</sup>                  |
| J16       | Banana<br>Jack     | GND                                      | 0 V    | Apply GND here, $V_{\rm CC}$ at J9 <sup>1) 2)</sup>                    |
| SW1       | Switch             | TX ENABLE /<br>TX DISABLE                | LVTTL  | Input.<br>Transmitter enable / disable. <sup>1)</sup>                  |
| JP1       | Jumper             | V <sub>cc</sub> R /<br>V <sub>cc</sub> T | 3.3 V  | Set jumper to connect $V_{\rm CC}$ R and $V_{\rm CC}$ T                |
| JP2-1     | 5-pin<br>Connector | RATE<br>SELECT                           | LVTTL  | Rate selection between<br>1X / 2X                                      |



#### Description

## Connector Description (cont'd)

| Reference | Туре               | Label     | Level | Description                                                                 |
|-----------|--------------------|-----------|-------|-----------------------------------------------------------------------------|
| JP2-2     | 5-pin<br>Connector | MOD DEF 0 | n/a   | Module Definition 0, grounded<br>by module to indicate module<br>is present |
| JP2-3     | 5-pin<br>Connector | MOD DEF 1 | LVTTL | Module Definition 1, clock line<br>of 2-wire serial interface to<br>EEPROM  |
| JP2-4     | 5-pin<br>Connector | MOD DEF 2 | LVTTL | Module Definition 2, data line<br>of 2-wire serial interface to<br>EEPROM   |
| JP2-5     | 5-pin<br>Connector | n/a       | 3.3 V | Connected to V <sub>CC</sub> T                                              |
| TP1       | Test Point         | n/a       | n/a   | Receiver differential outputs test point                                    |
| TP2       | Test Point         | n/a       | n/a   | Receiver differential outputs test point                                    |

<sup>1)</sup> Refer to transceiver data sheet for minimum / maximum levels.

<sup>2)</sup> Supply power at either SMA or Banana Jack connectors.

The schematic of the evaluation board (**Figure 2**) gives a better understanding of the function of the evaluation board.



## Description



Figure 2 Circuit Diagram of Evaluation Board

#### V23818-S5-V2

#### Revision History: 2003-03-13

DS0

Previous Version:

| Page | Subjects (major changes since last revision) |  |  |  |  |
|------|----------------------------------------------|--|--|--|--|
|      |                                              |  |  |  |  |

For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Companies and Representatives worldwide: see our webpage at http://www.infineon.com.

Edition 2003-03-13

Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany © Infineon Technologies AG 2003. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide.

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life-support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.